# Logic and Computer Design Fundamentals Chapter 3 – Combinational Logic Design

Part 2 – Combinational Functional Blocks

Ming Cai
cm@zju.edu.cn
College of Computer Science and Technology
Zhejiang University

#### Overview

- Part 2 Combinational Logic
  - Functions and functional blocks
  - Rudimentary logic functions
  - Decoding using Decoders
    - Implementing Combinational Functions with Decoders
  - Encoding using Encoders
  - Selecting using Multiplexers
    - Implementing Combinational Functions with Multiplexers

#### Classification of Combinational Logic



#### **Functions and Functional Blocks**

- The functions considered are those found to be very useful in design.
- Corresponding to each of the functions is a combinational circuit implementation called a functional block.
- In the past, functional blocks were packaged as small-scale-integrated (SSI), medium-scale integrated (MSI), and large-scale-integrated (LSI) circuits.
- Today, they are often simply implemented within a very-large-scale-integrated (VLSI) circuit.

## **Rudimentary Logic Functions**

- Four elementary combinational logic functions
  - Value-Fixing: F = 0 or F = 1, no Boolean operator
  - Transferring: F = X, no Boolean operator
  - Inverting:  $F = \overline{X}$ , involves one logic gate
  - Enabling: F = X EN or F = X + EN, involves one or two logic gates
  - The first three are functions of a single variable X

 $\underline{V}_{CC}$  or  $\underline{V}_{DD}$ Table Functions of one variable  $E \equiv 1$  $F \equiv 1$ F = X(c) F = X F = X F = 1F = 0 $\underline{F} = \underline{0}$ (b) (a) (d)

#### **Multiple-bit Rudimentary Functions**

#### Multi-bit Examples:



 A wide line is used to represent a bus which is a vector signal

- 4 3,1:0 3 F(3), F(1:0) (d)
- In (b) of the example,  $F = (F_3, F_2, F_1, F_0)$  is a bus.
- The bus can be split into <u>individual bits</u> as shown in (b)
- Sets of bits can be split from the bus as shown in (c) for bits 2 and 1 of F.
- The sets of bits need not be continuous as shown in (d) for bits 3, 1, and 0 of F.

#### **Enabling Function**

- Enabling permits an input signal to pass through to an output
- Disabling blocks an input signal from passing through to an output, replacing it with a fixed value
- When disabled, 0 output
- When disabled, 1 output



## **Decoding**



- Decoding the conversion of an n-bit input code to an *m*-bit output code with  $n \le m \le 2^n$  such that each valid code word produces a unique output code
- Circuits that perform decoding are called decoders

## Types of decoder

#### Types of decoder

- Variable Decoder (minterm detector)
- Display Decoder
- Code Translation Decoder

#### 

3-to-8 binary decoder

#### Commonly used decoders:

- decoder with 2 input and 4 output, 74LS139 (2-to-4-Line Decoder)
- decoder with 3 input and 8 output, 74LS138 (3-to-8-Line Decoder)
- decoder with 4 input and 16 output, MC14514(4-to-16-Line Decoder)

#### **Decoder**

| A | В | C | $\mathbf{Y_0}$ | $\mathbf{Y}_1$ | $Y_2$ | $Y_3$ | $Y_4$ | $Y_5$ | $Y_6$ | $Y_7$ |
|---|---|---|----------------|----------------|-------|-------|-------|-------|-------|-------|
| 0 | 0 | 0 | 1              | 0              | 0     | 0     | 0     | 0     | 0     | 0     |
| 0 | 0 | 1 | 0              | 1              | 0     | 0     | 0     | 0     | 0     | 0     |
| 0 | 1 | 0 | 0              | 0              | 1     | 0     | 0     | 0     | 0     | 0     |
| 0 | 1 | 1 | 0              | 0              | 0     | 1     | 0     | 0     | 0     | 0     |
| 1 | 0 | 0 | 0              | 0              | 0     | 0     | 1     | 0     | 0     | 0     |
| 1 | 0 | 1 | 0              | 0              | 0     | 0     | 0     | 1     | 0     | 0     |
| 1 | 1 | 0 | 0              | 0              | 0     | 0     | 0     | 0     | 1     | 0     |
| 1 | 1 | 1 | 0              | 0              | 0     | 0     | 0     | 0     | 0     | 1     |

#### **Decoder Examples**

1-to-2-Line Decoder A





2-to-4-Line Decoder

| $\mathbf{A}_1$ | $\mathbf{A}_0$ | $\mathbf{D}_0$ | $\mathbf{D}_1$ | $\mathbf{D}_2$ | $\mathbf{D}_3$ |  |  |  |
|----------------|----------------|----------------|----------------|----------------|----------------|--|--|--|
| 0              | 0              | 1              | 0              | 0              | 0              |  |  |  |
| 0              | 1              | 0              | 1              | 0              | 0              |  |  |  |
| 1              | 0              | 0              | 0              | 1              | 0              |  |  |  |
| 1              | 1              | 0              | 0              | 0              | 1              |  |  |  |
| (a)            |                |                |                |                |                |  |  |  |

 Note that the 2-4-line made up of 2 1-to-2line decoders and 4 AND gates.



## **Decoder Expansion**



3-to-8-Line Decoder

$$GN = 3+3 \times 8 = 27$$

- Large decoders can be constructed by implementing each minterm function using a single AND gate with more inputs.
- Unfortunately, as decoders become larger, this approach gives a high fan-in and gate-input cost.
- We give a procedure that uses design hierarchy and collections of AND gates to construct any decoder with a lower fan-in and gate-input cost.

## **Decoder Expansion (continued)**

 This procedure applies divide-and-conquer strategy to build a large decoder.



## **Decoder Expansion (continued)**

- This procedure builds a multi-level decoder backward from the outputs: 📃
  - 1. The output AND gates are driven by two decoders with their numbers of inputs either equal or differing by 1.
  - 2. These decoders are then designed using the same procedure until 2-to-1-line decoders are reached.
- The procedure can be modified to apply to decoders with the number of outputs  $\neq 2^{n}$

# **Decoder Expansion - Example 1**

- 3-to-8-Line Decoder
  - Number of output ANDs = 8
  - Hierarchically, divide the input signals equally
  - 2-to-4-Line decoder
    1-to-2-Line decoder
- 2-to-4-Line Decoder
  - Number of output ANDs = 4
  - Divide the input signals equally
    - Two 1-to-2-Line decoder

# **Decoder Expansion - Example 1**

4 2-input ANDs 8 2-input ANDs Result  $D_0$  $A_0$  $D_1$  $A_1$  $D_2$  $D_3$ 2-to-4-Line decoder  $D_{4}$  $A_2$  $D_5$  $D_6$ 1-to-2-Line decoders  $GN = 3+2 \times 8+2 \times 4=27$  $D_7$ 3-to-8 Line decoder

## **Decoder Expansion - Example 2**

- 6-to-64-line decoder
  - Number of inputs to decoders driving output ANDs = 6
  - Number of output ANDs = 64
  - Closest possible split to equal
    - 3-to-8-line decoder
    - 3-to-8-line decoder
  - Complete using known 3-to-8 line and 2-to-4 line decoders
- For gate input cost
  - $GN = 6+6\times64 = 390$

•  $GN = 6+2\times64+2\times2\times8+2\times2\times4 = 182$ 

**One-level method** 

Three-level method

#### 6-to-64-line decoder



#### **Decoder with Enable**

- In general, attach *m*-enabling circuits to the outputs
- See truth table below for function
  - Note use of X's to denote both 0 and 1
  - Combination containing two X's represent four binary combinations
- Alternatively, can be viewed as distributing value of signal

EN to 1 of 4 outputs

In this case, called a demultiplexer



| EN  | $\mathbf{A}_1$ | $A_0$ | D <sub>0</sub> | $D_1$ | $D_2$ | $D_3$ |  |  |  |
|-----|----------------|-------|----------------|-------|-------|-------|--|--|--|
| 0   | Χ              | Χ     | 0              | 0     | 0     | 0     |  |  |  |
| 1   | 0              | 0     | 1              | 0     | 0     | 0     |  |  |  |
| 1   | 0              | 1     | 0              | 1     | 0     | 0     |  |  |  |
| 1   | 1              | 0     | 0              | 0     | 1     | 0     |  |  |  |
| 1   | 1              | 1     | 0              | 0     | 0     | 1     |  |  |  |
| (a) |                |       |                |       |       |       |  |  |  |



#### **Combinational Logic Implementation**

#### - Decoder and OR Gates



- Implement m functions of n variables with:
  - Sum-of-minterms expressions
  - One n-to- $2^n$ -line decoder
  - m OR gates, one for each output
- Approach
  - Find the truth table for the functions
  - Find the minterms for each output function
  - OR the minterms together

## Decoder and OR Gates Example

3-to-8-line Decoder

- Implement a binary Adder
- Finding sum of minterms expressions

$$S(X, Y, Z) = \Sigma_m(1, 2, 4, 7)$$
  
 $C(X, Y, Z) = \Sigma_m(3, 5, 6, 7)$ 

Find circuit



**Truth Table** 

# Decoder and OR Gates Example

Implement the following set of odd parity functions of

$$(A_7, A_6, A_5, A_3)$$

$$P_1 = A_7 \oplus A_5 \oplus A_3$$

$$P_2 = A_7 \oplus A_6 \oplus A_3$$

$$\mathbf{P}_{4}^{2} = \mathbf{A}_{7} \oplus \mathbf{A}_{6} \oplus \mathbf{A}_{5}^{3}$$

$$A_5$$

Finding sum of minterms expressions

$$P_1 = \Sigma_m(1,2,5,6,8,11,12,15)$$

$$P_2 = \Sigma_m(1,3,4,6,8,10,13,15)$$

$$P_4 = \Sigma_m(2,3,4,5,8,9,14,15)$$

- Find circuit
- Is this a good idea?



## **BCD-to-Segment Decoder**

#### Seven-Segment Displayer





(a) Segment designation

(b) Numeric designation for display



# Seven-Segment Displayer



#### **BCD-to-Segment Decoder (Cont.)**

#### Truth Table for BCD-to-Seven-Segment Decoder

#### **Common cathode**



| BCD Input        |   |   | t | Seven-Segment Decoder |   |   |   |   |   |   |   |
|------------------|---|---|---|-----------------------|---|---|---|---|---|---|---|
| Α                | В | С | D |                       | а | b | С | d | е | f | g |
| 0                | 0 | 0 | 0 |                       | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0                | 0 | 0 | 1 |                       | 0 | 1 | 1 | O | O | 0 | O |
| 0                | 0 | 1 | 0 |                       | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 0                | 0 | 1 | 1 |                       | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0                | 1 | 0 | 0 |                       | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 0                | 1 | 0 | 1 |                       | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 0                | 1 | 1 | 0 |                       | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0                | 1 | 1 | 1 |                       | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1                | 0 | 0 | 0 |                       | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1                | 0 | 0 | 1 |                       | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| All other inputs |   |   |   | 0                     | 0 | 0 | 0 | 0 | 0 | 0 |   |

#### LCD Driving Principle



# **Encoding**



#### Encoding

- the opposite of decoding the conversion of an m-bit input code to a n-bit output code with  $n \le m \le 2^n$  such that each valid code word produces a unique output code
- Circuits that perform encoding are called encoders
- An encoder has  $2^n$  (or fewer) input lines and n output lines which generate the binary code corresponding to the input values

## **Types of Encoder**

- Typically, an encoder converts a code containing exactly one bit that is 1 to a binary code corresponding to the position in which the 1 appears.
- Types of encoder:
  - Instruction Encoder
  - Decimal-to-BCD Encoder
  - Priority Encoder (widely used in computer priority interrupt system and keyboard coding system)
  - Cypher Encoder



Lowest priority input

## **Encoder Example**

- A decimal-to-BCD encoder
  - Inputs: 10 bits corresponding to decimal digits 0 through 9,  $(D_0, ..., D_9)$
  - Outputs: 4 bits with BCD codes
  - Function: If input bit  $D_i$  is a 1, then the output  $(A_3, A_2, A_1, A_0)$  is the BCD code for i,
- The truth table could be formed, but alternatively, the equations for each of the four outputs can be obtained directly.

## **Encoder Example (continued)**

• Input  $D_i$  is a term in equation  $A_j$  if bit  $A_j$  is 1 in the binary value for i.

#### Equations:

$$\begin{aligned} \mathbf{A}_3 &= \mathbf{D}_8 + \mathbf{D}_9 \\ \mathbf{A}_2 &= \mathbf{D}_4 + \mathbf{D}_5 + \mathbf{D}_6 + \mathbf{D}_7 \\ \mathbf{A}_1 &= \mathbf{D}_2 + \mathbf{D}_3 + \mathbf{D}_6 + \mathbf{D}_7 \\ \mathbf{A}_0 &= \mathbf{D}_1 + \mathbf{D}_3 + \mathbf{D}_5 + \mathbf{D}_7 + \mathbf{D}_9 \end{aligned}$$



•  $F_1 = D_6 + D_7$  can be extracted from  $A_2$  and  $A_1$  Is there any cost saving?

## **Priority Encoder**

- If more than one input value is 1, then the encoder just designed does not work.
- One encoder that can accept all possible combinations of input values and produce a meaningful result is a priority encoder.
- Among the 1s that appear, it selects the most significant input position (or the least significant input position) containing a 1 and responds with the corresponding binary code for that position.

# **Priority Encoder Example 1**

- Adding interrupt to the hardware
  - IRQ line from I/O device to Programmable Interrupt Controller (PIC)
  - Interrupt line from PIC to CPU



#### Priority Encoder Example 1 (continued)

- Programmable Interrupt Controller (8259A chip)
  - Support eight interrupt request (IRQ) lines
  - Two chips used in PC, called "master" and "slave"
  - Priority: highest to lowest order is IRQ(0-1, 8-15, 3-7)
  - Asserts INTR to CPU, responds to resulting INTA with interrupt type code



# **Priority Encoder Example 2**

Priority encoder with 5 inputs  $(D_4, D_3, D_2, D_1, D_0)$  - highest priority to most significant 1 present - Code outputs A2, A1, A0 and V where V indicates at least one 1 present.

| No. of Min- |           | ]         | [nput:    | S  | Outputs |           |    |           |   |
|-------------|-----------|-----------|-----------|----|---------|-----------|----|-----------|---|
| terms/Row   | <b>D4</b> | <b>D3</b> | <b>D2</b> | D1 | DO      | <b>A2</b> | A1 | <b>A0</b> | V |
| 0           | 0         | 0         | 0         | 0  | 0       | X         | X  | X         | 0 |
| 1           | 0         | 0         | 0         | 0  | 1       | 0         | 0  | 0         | 1 |
| 2           | 0         | 0         | 0         | 1  | X       | 0         | 0  | 1         | 1 |
| 4           | 0         | 0         | 1         | X  | X       | 0         | 1  | 0         | 1 |
| 8           | 0         | 1         | X         | X  | X       | 0         | 1  | 1         | 1 |
| 16          | 1         | X         | X         | X  | X       | 1         | 0  | 0         | 1 |

Xs in input part of table represent 0 or 1; thus table entries correspond to product terms instead of minterms. The column on the left shows that all 32 minterms are present in the product terms in the table

#### **Priority Encoder Example 2** (continued)

Could use a K-map to get equations, but can be read directly from table and manually optimized if careful:

$$\begin{split} &A_2 = D_4 \\ &A_1 = \overline{D}_4 D_3 + \overline{D}_4 \overline{D}_3 D_2 = \overline{D}_4 F_1 \qquad F_1 = (D_3 + D_2) \\ &A_0 = \overline{D}_4 D_3 + \overline{D}_4 \overline{D}_3 \overline{D}_2 D_1 = \overline{D}_4 (D_3 + \overline{D}_2 D_1) \\ &V = D_4 + F_1 + D_1 + D_0 \end{split}$$

# Selecting

- Selecting of data or information is a critical function in digital systems and computers
- Circuits that perform selecting have:
  - A set of information inputs from which the selection is made
  - A set of control lines for making the selection
  - A single output
- Logic circuits that perform selecting are called multiplexers
- Selecting can also be done by three-state logic or transmission gates

# Multiplexers

- A multiplexer selects information from an input line and directs the information to an output line
- A typical multiplexer has n control inputs (S<sub>n</sub> 1, ... S<sub>0</sub>) called selection inputs, 2<sup>n</sup> information inputs (I<sub>2</sub><sup>n</sup> 1, ... I<sub>0</sub>), and one output Y
- A multiplexer can be designed to have m information inputs with  $m < 2^n$  as well as n selection inputs

  DBUS 

  MUX

# 2-to-1-Line Multiplexer

- Since  $2 = 2^1$ , n = 1
- The single selection variable S has two values:
  - S = 0 selects input  $I_0$
  - S = 1 selects input  $I_1$
- The equation:

$$\mathbf{Y} = \overline{\mathbf{S}}\mathbf{I}_0 + \mathbf{S}\mathbf{I}_1$$

The circuit:

Decoder Circuits

In the circuit Circuits

Second Circuits

# 2-to-1-Line Multiplexer (continued)

- Note the regions of the multiplexer circuit shown:
  - 1-to-2-line Decoder
  - 2 Enabling circuits
  - 2-input OR gate
- To obtain a basis for multiplexer expansion, we combine the Enabling circuits and OR gate into a  $2 \times 2$ **AND-OR** circuit:
  - 1-to-2-line decoder
  - $2 \times 2$  AND-OR
- In general, for an  $2^n$ -to-1-line multiplexer:
  - n-to- $2^n$ -line decoder
  - $2^n \times 2$  AND-OR

# Example: 4-to-1-line Multiplexer

- 2-to-2<sup>2</sup>-line decoder
- $^{\circ}$  2<sup>2</sup> × 2 AND-OR

$$GN = 2+8+8+4 = 22$$



### Example: 64-to-1-line Multiplexer

- 6-to-2<sup>6</sup>-line decoder
- $^{\circ}$  2<sup>6</sup> × 2 AND-OR



# Multiplexer Width Expansion

- Select "vectors of bits" instead of "bits"
- Use multiple copies of  $2^n \times 2$  AND-OR in



# Other Selection Implementations

Three-state logic in place of AND-OR



- Gate input cost with NOTs:18 (2+8+8)
- Gate input cost with NOTs of AND-OR gates: 22

# Other Selection Implementations

 Distributing the decoding across the three-state drivers



- Gate input cost with NOTs of AND-OR gates: 22
- Gate input cost with NOTs of 3-state drivers: 18
- Gate input cost with NOTs: 14 (2+8+4)

#### **Combinational Logic Implementation**

- Multiplexer Approach 1
- Implement m functions of n variables with:
  - Sum-of-minterms expressions
  - An m-wide  $2^n$ -to-1-line multiplexer
- Design:
  - Find the truth table for the functions.
  - In the order they appear in the truth table:
    - Apply the function input variables to the multiplexer selection inputs  $S_{n-1}, \ldots, S_0$
    - Label the outputs of the multiplexer with the output variables
  - Value-fix the information inputs to the multiplexer using the values from the truth table (for don't cares, apply either 0 or 1)

# **Example: Gray to Binary Code**

- Design a circuit to convert a 3-bit Gray code to a binary code
- The formulation gives the truth table on the right
- It is obvious from this
   table that X = C and the
   Y and Z are more complex

| Gray  | Binary |
|-------|--------|
| ABC   | хуz    |
| 000   | 000    |
| 100   | 0 0 1  |
| 110   | 010    |
| 010   | 0 1 1  |
| 0 1 1 | 100    |
| 1 1 1 | 101    |
| 101   | 1 1 0  |
| 0 0 1 | 1 1 1  |

# Gray to Binary (continued)

 Rearrange the table so that the input combinations are in counting order

 Functions y and z can be implemented using a dual 8-to-1-line multiplexer by:

| Gray  | Binary |  |
|-------|--------|--|
| A B C | хуz    |  |
| 0 0 0 | 0 0 0  |  |
| 0 0 1 | 1 1 1  |  |
| 010   | 0 1 1  |  |
| 0 1 1 | 100    |  |
| 100   | 0 0 1  |  |
| 101   | 1 1 0  |  |
| 110   | 010    |  |
| 111   | 1 0 1  |  |

- connecting A, B, and C to the multiplexer select inputs
- placing y and z on the two multiplexer outputs
- connecting their respective truth table values to the inputs

# Gray to Binary (continued)



Note that the multiplexer with fixed inputs is identical to a ROM with 3-bit addresses and 2-bit data!

#### **Combinational Logic Implementation**

- Multiplexer Approach 2



#### **Combinational Logic Implementation**

- Multiplexer Approach 2

- Implement any m functions of n variables by using:
  - An m-wide  $2^{n-1}$ -to-1-line multiplexer
  - A single inverter
- Design:
  - The first n 1 variables are applied to the selection inputs.
  - For each combination of the selection variables, the output is a function of the last variable (0, 1, X, X).
  - These values are then applied to the appropriate data inputs.

# **Example: Gray to Binary Code**

- Design a circuit to convert a 3-bit Gray code to a binary code
- The formulation gives the truth table on the right
- It is obvious from this
   table that X = C and the
   Y and Z are more complex

| Gray | Binary |
|------|--------|
| ABC  | хуz    |
| 000  | 0 0 0  |
| 100  | 0 0 1  |
| 110  | 010    |
| 010  | 0 1 1  |
| 011  | 100    |
| 111  | 101    |
| 101  | 110    |
| 001  | 1 1 1  |

# Gray to Binary (continued)

Rearrange the table so that the input combinations are in counting order, pair rows, and find rudimentary functions

| Gray<br>A B C  | Binary<br>x y z | Rudimentary Functions of C for y     | Rudimentary<br>Functions of<br>C for z |
|----------------|-----------------|--------------------------------------|----------------------------------------|
| 000            | 000             | $\mathbf{F} = \mathbf{C}$            | $\mathbf{F} = \mathbf{C}$              |
| 0 1 0<br>0 1 1 | 0 1 1 1 0 0     | $\mathbf{F} = \overline{\mathbf{C}}$ | $\mathbf{F} = \overline{\mathbf{C}}$   |
| 1 0 0<br>1 0 1 | 001             | $\mathbf{F} = \mathbf{C}$            | $\mathbf{F} = \overline{\mathbf{C}}$   |
| 110<br>111     | 0 1 0 1 0 1     | $\mathbf{F} = \overline{\mathbf{C}}$ | $\mathbf{F} = \mathbf{C}$              |

# Gray to Binary (continued)

Assign the variables and functions to the multiplexer inputs:



- Note that this approach (Approach 2) reduces the cost by almost half compared to Approach 1.
- This result is no longer ROM-like.
- **Extending, a function of more than** *n* **variables is decomposed into several** <u>sub-functions</u> defined on a subset of the variables. The multiplexer then selects among these sub-functions.

# Multiplexer and Demultiplexer

 Multiplexer means many into one, which is used to select one of the several input signals to a signal output.



The demultiplexer means one into many, which takes one single input data line and then switches it to any one of a number of individual output lines.



# Multiplexer and Demultiplexer



# **Assignments**

#### Reading

**■** 3.4 – 3.7

#### **Problem assignment**

**3-28**, 3-29, 3-37, 3-44, 3-47

#### Appendix A: Transmission Gate Multiplexer

Transmission Gate Multiplexer

Gate input

cost = 8

compared

to 14 for

3-state logic

and 18 or 22

for gate logic 12-

